Sta/timing Engineer

Year    Pune, Maharashtra, India

Job Description


Lattice OverviewThere is energy herexe2x80xa6energy you can feel crackling at any of our international locations. It's an energy generated by enthusiasm for our work, for our teams, for our results, and for our customers. Lattice is a worldwide community of engineers, designers, and manufacturing operations specialists in partnership with world-class sales, marketing, and support teams, who are developing programmable logic solutions that are changing the industry. Our focus is on R&D, product innovation, and customer service, and to that focus, we bring total commitment and a keenly sharp competitive personality.Energy feeds on energy. If you flourish in a fast paced, results-oriented environment, if you want to achieve individual success within a xe2x80x9cteam firstxe2x80x9d organization, and if you believe you can contribute and succeed in a demanding yet collegial atmosphere, then Lattice may well be just what you're looking for.Responsibilities & SkillsLattice Semiconductor is seeking a STA/Timing Engineer to join the HW design team focused on IP design and full chip integration. This position is an opportunity to be part of a dynamic team with ample opportunity to contribute, learn, innovate and grow.Role specifics:This is a full-time individual contributor position located in Pune, India.The qualified candidate will be implementing RTL to GDSII flow for complex design.The qualified candidate will work on block and full chip timing including timing constraints, analyze timing paths and coverage and timing signoffThe qualified candidate will work on timing constraints, SDC generation, analyze timing paths, generate timing ECOs for block and full chip and finally complete timing signoffThe qualified candidate is expected to have some scripting knowledge or perl /python etc to improve design efficiency and methodology development.Collaborate with different cross functional teams including design, DFT, PNR and verification team including providing feedback on timing bottlenecks in design architecture and achieve best performanceThe successful candidate will be open and willing to both (a) teach best-known-methods to an existing FPGA team and (b) learn from the team about the complications of highly programmable FPGA fabrics. This role carries the need to be both a strong educator and a open-minded student.Accountabilities:Serve as a key contributor to FPGA design efforts.Drive and work on block and full chip timing and bring best-in-class methodologies to achieve best power, performance, and area.Ensuring design quality through timing validation quality checks and signoff.Develop strong relationships with worldwide teams.Mentor and develop strong partners and colleagues.Occasional travel as needed.Required Skills:BS/MS/PhD Electronics Engineering, Electrical Engineering, Computer Science or equivalent.3+ years of experience in driving backend integration activities of ASIC blocks and full chip.Experience on working with industry standard physical design tools including Tempus, Innovus, voltus, Genus, conformal etc.Independent worker with demonstrated problem-solving abilities.Proven ability to work with multiple groups across different sites and time zones

Lattice Semiconductor

Beware of fraud agents! do not pay money to get a job

MNCJobsIndia.com will not be responsible for any payment made to a third-party. All Terms of Use are applicable.


Job Detail

  • Job Id
    JD3640791
  • Industry
    Not mentioned
  • Total Positions
    1
  • Job Type:
    Full Time
  • Salary:
    Not mentioned
  • Employment Status
    Permanent
  • Job Location
    Pune, Maharashtra, India
  • Education
    Not mentioned
  • Experience
    Year