The Memory IP Group (MIP) within the Client Computing Group (CCG) is looking for a Pre-Silicon Verification Engineer to deliver latest and best-in-class DDR PHY IP for SoCs across Intel for the latest desktop, laptop, and other products.
In this role you will perform all aspects of the functional verification flow to ensure design will meet specification requirements.
You will perform IP Verification related tasks such as creating test plan, defining TB architecture and creating test benches, validating design and micro-architectural implementation.
You will be automating validation tasks to drive efficiency.
You will be analyzing results and help to debug issues in pre-silicon environment at IP, subsystem and SOC level.
You will collaborate with digital and analog architects, RTL developers, and physical design teams to improve verification of complex architectural and microarchitectural features and to meet functional, performance, and power goals.
The additional responsibilities include: development of validation strategies and plans, scoping and driving execution for different area of pre-Si validation, driving technical reviews of plans and proofs with design and architecture teams, maintaining and improving existing functional verification infrastructure and methodology, providing guidance and help to team members in understanding issues, removing roadblocks and ensuring issue resolution through strong demonstration of Intel Cultural values.
Qualifications: Candidate must possess a BS, MS degree with 5-10 years of relevant industry experience in Design verification, System Verilog and OVM/UVM.
Candidate must be experienced in validation flow right from test plan creation to verification closure, waveform debug, functional coverage, code coverage, VCS NLP and non-NLP simulations and GLS
Capable of multitasking in dynamic environment with multiple teams from different geos
Solid verbal and written communication skills
Excellent debug and problem-solving skills.
Preferred Qualifications: Knowledge of DDRPHY validation with good hold on DFI/DDR/LPDDR protocols
Good scripting skills in Python/Perl
Exposed to Formal Property Verification and Git/Perforce/CVS version control
Job Type: Experienced Hire Shift: Shift 1 (India) Primary Location: India, Bangalore Additional Locations: Business group: The Client Computing Group (CCG) is responsible for driving business strategy and product development for Intel
Beware of fraud agents! do not pay money to get a job
MNCJobsIndia.com will not be responsible for any payment made to a third-party. All Terms of Use are applicable.
Job Detail
Job Id
JD3628060
Industry
Not mentioned
Total Positions
1
Job Type:
Full Time
Salary:
Not mentioned
Employment Status
Permanent
Job Location
Bangalore, Karnataka, India
Education
Not mentioned
Experience
Year
Apply For This Job
Beware of fraud agents! do not pay money to get a job
MNCJobsIndia.com will not be responsible for any payment made to a third-party. All Terms of Use are applicable.